Back to Search Start Over

The iCORE/spl trade/ 520 MHz synthesizable CPU core

Authors :
Lun Bin Huang
J. Lewis
T. Zounes
Razak Hossain
Nick Richardson
Naresh H. Soni
Source :
Proceedings 2002 Design Automation Conference (IEEE Cat. No.02CH37324).
Publication Year :
2002
Publisher :
IEEE, 2002.

Abstract

This paper describes a new implementation of the ST20-C2 CPU architecture. The design involves an eight-stage pipeline with hardware support to execute up to three instructions in a cycle. Branch prediction is based on a 2-bit predictor scheme with a 1024-entry Branch History Table, a 64-entry Branch Target Buffer and a 4-entry Return Stack. The implementation of all blocks in the processor was based on synthesized logic generation and automatic place and route. The full design of the CPU from microarchitectural investigations to layout required approximately 8-man years. The CPU core, without the caches, has an area of approximately 1.5 mm/sup 2/ in a 6-metal 0.18 /spl mu/m CMOS process. The design operates up to 520 MHz at 1.8 V, among the highest reported speeds for a synthesized CPU core.

Details

Database :
OpenAIRE
Journal :
Proceedings 2002 Design Automation Conference (IEEE Cat. No.02CH37324)
Accession number :
edsair.doi...........3db7b270c748142eb5575e12fe04913a
Full Text :
https://doi.org/10.1109/dac.2002.1012703