Back to Search
Start Over
Supply Induced Jitter-Aware Method for SSO (Simultaneous Switching Noise) for Multiple IPs Integrated in Single Package Substrate
- Source :
- 2020 IEEE Asia-Pacific Microwave Conference (APMC).
- Publication Year :
- 2020
- Publisher :
- IEEE, 2020.
-
Abstract
- This paper provides supply-induced jitter-aware sensitivity and systematic modeling approach for analyzing supply noise induced timing jitter in multiple IPs (intellectual property) high speed interface circuits integrated in one 1-2-14L FCCSP package substrate to perform the jitter generated by the supply noise in the time domain compared to present general analysis methods. During product design phase, IP integration effort takes place very first to define the package floor plan and then this floor structure will be used for mother board design. We propose an efficient method during IP integration for verification plan for timing budget calculation when IPs work simultaneously in a single package substrate at early design stage. The goal is to provide adequate performance for cost-effective and system solution and achieving on system-level success.
- Subjects :
- Product design
Computer science
020208 electrical & electronic engineering
020206 networking & telecommunications
02 engineering and technology
Plan (drawing)
Floor plan
Noise
Substrate (building)
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Time domain
Sensitivity (control systems)
Jitter
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2020 IEEE Asia-Pacific Microwave Conference (APMC)
- Accession number :
- edsair.doi...........3d5353f3798a6efb846d4c0d42a2e62f
- Full Text :
- https://doi.org/10.1109/apmc47863.2020.9331635