Back to Search
Start Over
Spin-transfer torque MRAM with reliable 2 ns writing for last level cache applications
- Source :
- 2019 IEEE International Electron Devices Meeting (IEDM).
- Publication Year :
- 2019
- Publisher :
- IEEE, 2019.
-
Abstract
- We report for the first time reliable 2 ns switching of spin-transfer torque magneto-resistive random access memory (STT-MRAM) devices by demonstrating 100% write-error-rate (WER) yield at 1e-6 write-error floor of 254 devices with tight distributions and steep WER slope at a nominal size of 49 nm. A single device was demonstrated with 2 ns write pulses to have less than 1e-11 write-error rate, limited only by test time. We further demonstrate reliable 3 ns switching performance, with 99% WER yield at 1e-6 write-error floor of 256 devices with nominal size of 43 nm and a single device with less than 1e-11 write-error rate with a completely different free layer materials design. These two different free layer materials designs address one of the major remaining challenges for STT-MRAM to replace SRAM for last level cache (LLC) applications.
- Subjects :
- 010302 applied physics
Random access memory
Magnetoresistive random-access memory
business.industry
Computer science
Spin-transfer torque
Electrical engineering
02 engineering and technology
Materials design
021001 nanoscience & nanotechnology
01 natural sciences
Nominal size
0103 physical sciences
Torque
Cache
Static random-access memory
0210 nano-technology
business
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2019 IEEE International Electron Devices Meeting (IEDM)
- Accession number :
- edsair.doi...........3c43b40d632495c6eb788e9abf23377f