Back to Search Start Over

Quiescent current analysis and experimentation of defective CMOS circuits

Authors :
Jaume Segura
Joan Figueras
Victor Champac
R. Rodriguez-Montanes
J.A. Rubio
Source :
Journal of Electronic Testing. 3:337-348
Publication Year :
1992
Publisher :
Springer Science and Business Media LLC, 1992.

Abstract

Physical defects widely encountered in today’s CMOS processes (bridges, gate oxide short (gas) and floating gates) are modeled taking into account the topology of the defective circuit and the parameters of the technology. These models are used to simulate at electrical level the behavior of a simple 3-inverter chain with a defective inverter. The results are compared with experimental data of integrated circuits fabricated with intentional defects. The influence of the characteristics of each defect on I DDQ has been investigated by electrical simulation and experimentation.

Details

ISSN :
15730727 and 09238174
Volume :
3
Database :
OpenAIRE
Journal :
Journal of Electronic Testing
Accession number :
edsair.doi...........3785c352bfda64a76952e0a0eec88208
Full Text :
https://doi.org/10.1007/bf00135337