Back to Search
Start Over
Impact of Thermal Effects on the Performance of the Power Gating Circuits Using NEMS, FinFETs, and NWFETs
- Source :
- IEEE Transactions on Electron Devices. 68:2618-2624
- Publication Year :
- 2021
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2021.
-
Abstract
- In this article, the power gating (PG) technique is analyzed using nano-electro-mechanical switches (NEMS), FinFETs, and nanowire field-effect transistors (NWFETs). We have used detailed circuit level simulations using well-calibrated models to obtain the conditions for net energy saving with thermal effects. We demonstrate that for a benchmark 17-stage buffer chain circuit, the NEMS PG will be superior to sub-10-nm FinFETs and NWFETs-based gating when the $ {T}_{ \text{on}}/ {T}_{ \text{off}}$ ratio is less than 0.1 at room temperature. The ratio increases as temperature increases. Circuit simulations show that the energy gain ( $ {T}_{\text {on}}/ {T}_{ \text{off}} = {10}^{-{4}}$ ) due to NEMS gating increases by 3.6 times with reference to NWFETs and 7.3 times as compared to FinFETs-based gating when the temperature increases from 30 °C to 80 °C. NWFETs require a longer breakeven cycle for PG to become more energy-efficient than FinFETs due to its better gate control over the channel.
- Subjects :
- 010302 applied physics
Nanoelectromechanical systems
Power gating
Materials science
Condensed matter physics
Transistor
Semiconductor device modeling
Nanowire
01 natural sciences
Electronic, Optical and Magnetic Materials
law.invention
law
Logic gate
0103 physical sciences
Electrical and Electronic Engineering
Energy (signal processing)
Electronic circuit
Subjects
Details
- ISSN :
- 15579646 and 00189383
- Volume :
- 68
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Electron Devices
- Accession number :
- edsair.doi...........3703a89eb79c50c47e50741e2881a7ea
- Full Text :
- https://doi.org/10.1109/ted.2021.3074349