Back to Search Start Over

Testing Methodology of Embedded DRAMs

Authors :
Mango C.-T. Chao
Shih-Chin Lin
Hao-Yu Yang
Rei-Fu Huang
Chi-Min Chang
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 20:1715-1728
Publication Year :
2012
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2012.

Abstract

The embedded-DRAM (eDRAM) testing mixes up the techniques used for DRAM testing and SRAM testing since an eDRAM core combines DRAM cells with an SRAM interface (the so-called 1T-SRAM architecture). In this paper, we first present our test algorithm for eDRAM testing. A theoretical analysis to the leakage mechanisms of a switch transistor is also provided, based on that we can test the eDRAM at a higher temperature to reduce the total test time and maintain the same retention-fault coverage. Finally, we propose a mathematical model to estimate the defect level caused by wear-out defects under the use of error-correction-code circuitry, which is a special function used in eDRAMs compared to commodity DRAMs. The experimental results are collected based on 1-lot wafers with an 16 Mb eDRAM core.

Details

ISSN :
15579999 and 10638210
Volume :
20
Database :
OpenAIRE
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Accession number :
edsair.doi...........366f9e1f20809399f8643b059850848f