Back to Search
Start Over
10nm FINFET technology for low power and high performance applications
- Source :
- 2014 12th IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT).
- Publication Year :
- 2014
- Publisher :
- IEEE, 2014.
-
Abstract
- In this paper, we present a 10nm CMOS platform technology for low power and high performance applications with the tightest contacted poly pitch (CPP) of 64nm and metallization pitch of 48nm ever reported in the FinFET technology on both bulk and SOI substrates. A 0.053um2 SRAM bit-cell is reported with a corresponding Static Noise Margin (SNM) of 140mV at 0.75V. Intensive multi-patterning technology and various self-aligned processes have been developed with 193i lithography to overcome optical patterning limits. Multi-workfunction (MWF) gate stack has been enabled to provide Vt tunability without the variability degradation induced by Random Dopant Fluctuation (RDF) from channel dopants.
Details
- Database :
- OpenAIRE
- Journal :
- 2014 12th IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT)
- Accession number :
- edsair.doi...........2fdd9e37b1ad7ef1b69d8d55e103e9fa