Back to Search
Start Over
Site Selective Integration of III–V Materials on Si for Nanoscale Logic and Photonic Devices
- Source :
- Crystal Growth & Design. 12:4696-4702
- Publication Year :
- 2012
- Publisher :
- American Chemical Society (ACS), 2012.
-
Abstract
- Integrating high electron mobility III–V materials on an existing Si based CMOS processing platform is considered as a main stepping stone to increase the CMOS performance and continue the scaling trend. Owing to the polar nature of III–V materials versus the nonpolar nature of Si, antiphase boundaries (APBs) arise in epitaxially grown III–V materials on Si. Here, we demonstrate an approach to restrict the generation of APBs by selectively depositing a III–V material in narrow Si-trenches as formed within the shallow trench isolation (STI) patterned Si(001) wafers. Based on the detailed crystal structures of Si and III–V materials, a concept has been developed comprising the deposition in “v-grooves” with {111} facets in the Si wafer. The grooves are formed by anisotropic wet etching of Si. When InP is deposited selectively into these “v-grooves”, the crystallographic alignment between the Si and InP restricts the APBs nucleation to the corners of the “v-grooved” trench. This approach offers a promising m...
Details
- ISSN :
- 15287505 and 15287483
- Volume :
- 12
- Database :
- OpenAIRE
- Journal :
- Crystal Growth & Design
- Accession number :
- edsair.doi...........2f1229028d1b155b86d1f279c5eb7005
- Full Text :
- https://doi.org/10.1021/cg300779v