Back to Search Start Over

An architectural extension to the media core processor for HDTV applications

Authors :
K. Yoshioka
H. Oka
R. Matsuura
T. Kiyohara
H. Nishida
Source :
APCCAS (1)
Publication Year :
2003
Publisher :
IEEE, 2003.

Abstract

Introduces an architectural extension to the media core processor (MCP), which targets a system solution for consumer multimedia products. This extension implements HDTV video decoding (1080i, 720p, 480p and 480i), video resizing, 2-D graphics rendering, and conversion between various video formats for data broadcasting. For pixel-level operations in HDTV applications, a SIMD-style processor has been introduced. However, image resizing causes a difference in data structure between source and result dynamically. Therefore, an advanced inter-PE (processing element) communication mechanism is necessary as an extension to the common SIMD-style architecture. This processor achieves the flexibility of pixel-level operation and the efficiency of high bandwidth. Adopting this new MCP architecture enabled us to improve image quality to fulfill the requirements for consumer products.

Details

Database :
OpenAIRE
Journal :
Asia-Pacific Conference on Circuits and Systems
Accession number :
edsair.doi...........2be1837f27fdd463c853684051898cc1
Full Text :
https://doi.org/10.1109/apccas.2002.1114902