Back to Search
Start Over
General floorplanning methodology for 3D ICs with an arbitrary bonding style
- Source :
- DATE
- Publication Year :
- 2018
- Publisher :
- IEEE, 2018.
-
Abstract
- This paper proposes a general floorplanning methodology which can be applied to 3D ICs with an arbitrary bonding style. Some researches have shown that a 3D IC with the hybrid bonding style, which includes face-to-back and face-to-face, may obtain better results than that simply using the face-to-back bonding style. We respectively present an approach to assign modules to tiers for each kind of bonding style. Further, a new utilization function, called cosine-shaped function, is proposed to estimate utilizations of bins required by the analytical-based approach. Our experimental results show the cosine-shaped function can obtain a little better result than the bell-shaped function on IBM benchmarks for 2D floorplanning. We also show that the proposed 3D floorplanning methodology consumes less TSVs and induces shorter wirelength compared to previous work in the hybrid bonding style.
- Subjects :
- 010302 applied physics
Computer science
A little better
Three-dimensional integrated circuit
02 engineering and technology
Function (mathematics)
01 natural sciences
Floorplan
020202 computer hardware & architecture
Style (sociolinguistics)
Computer engineering
0103 physical sciences
Hardware_INTEGRATEDCIRCUITS
0202 electrical engineering, electronic engineering, information engineering
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2018 Design, Automation & Test in Europe Conference & Exhibition (DATE)
- Accession number :
- edsair.doi...........2a0942fda7594ebfa7a063290173f17b