Back to Search
Start Over
A 0.6-V Supply Two-Step Time-to-Digital Converter Using Dynamic Threshold Technology
- Source :
- 2018 19th International Conference on Electronic Packaging Technology (ICEPT).
- Publication Year :
- 2018
- Publisher :
- IEEE, 2018.
-
Abstract
- A two-step time-to-digital converter (TDC) that achieves linear, high-speed time quantization, high-resolution under a 0.6-V supply is proposed in this paper. In order to work in low-voltage supply, dynamic threshold technology is used. The TDC mainly consists of two vernier delay-line TDCs and an array of SR-latch-based time amplifiers to achieve high resolution. This TDC is designed in a 65-nm CMOS technology. Simulation results of this TDC show that the minimum time resolution is 2.5ps while only consuming 0.5mW. The differential nonlinearity (DNL) of this proposed TDC is 0.9LSB and the integral nonlinearity (INL) is 2.3LSB.
- Subjects :
- Differential nonlinearity
Computer science
Vernier scale
Amplifier
Quantization (signal processing)
020208 electrical & electronic engineering
Two step
02 engineering and technology
law.invention
Time-to-digital converter
Integral nonlinearity
CMOS
law
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2018 19th International Conference on Electronic Packaging Technology (ICEPT)
- Accession number :
- edsair.doi...........2940fc5c873f044642655c3080559bc5