Back to Search Start Over

Patterned wafer geometry grouping for improved overlay control

Authors :
Dongsub Choi
Sangjun Han
Mark D. Smith
Junbeom Park
Sanghuck Jeon
Jaeson Woo
Pradeep Vukkadala
Kevin Huang
Fatima Anis
Hoyoung Heo
Chang-Rock Song
Honggoo Lee
John C. Robinson
Source :
SPIE Proceedings.
Publication Year :
2017
Publisher :
SPIE, 2017.

Abstract

Process-induced overlay errors from outside the litho cell have become a significant contributor to the overlay error budget including non-uniform wafer stress. Previous studies have shown the correlation between process-induced stress and overlay and the opportunity for improvement in process control, including the use of patterned wafer geometry (PWG) metrology to reduce stress-induced overlay signatures. Key challenges of volume semiconductor manufacturing are how to improve not only the magnitude of these signatures, but also the wafer to wafer variability. This work involves a novel technique of using PWG metrology to provide improved litho-control by wafer-level grouping based on incoming process induced overlay, relevant for both 3D NAND and DRAM. Examples shown in this study are from 19 nm DRAM manufacturing.

Details

ISSN :
0277786X
Database :
OpenAIRE
Journal :
SPIE Proceedings
Accession number :
edsair.doi...........252bfb06ec97907356c947a266a2d111
Full Text :
https://doi.org/10.1117/12.2257834