Back to Search Start Over

A low-power CAM using a 12-transistor design cell

Authors :
Saleh Abdel-Hafeez
Shadi M. Harb
William R. Eisenstadt
Source :
VLSI-SoC
Publication Year :
2007
Publisher :
IEEE, 2007.

Abstract

A low-power CAM design using a 12-transistor cell is proposed. The CAM cell is based on the conventional 6T cross- coupled inverters used for storing data with an addition of two NMOS transistors for reading out. In addition, the CAM has another four transistors for mask comparison operation through classical pre-charge operation. The read-out port exploits a pre- charge reading mechanism in order to alleviate the drawback of power consumption generated from sensing amplifiers and all other related synchronization circuits which are structured in every column in the memory. Thus, the read and match features can have concurrent operations. An experimental CAM structure of storage size 64-bit x 128-bit is designed using 0.18- μm CMOS single poly and three layers of metals measuring a cell die area of 24.4375 μm2 and a total silicon area of 0.269192 mm2. The circuit works up to 200 MHz in simulation with total power consumption of 0.016 W at 1.8-V supply voltage

Details

Database :
OpenAIRE
Journal :
2007 IFIP International Conference on Very Large Scale Integration
Accession number :
edsair.doi...........24dcdd405b9cd024a7727597483b16a2
Full Text :
https://doi.org/10.1109/vlsisoc.2007.4402509