Back to Search Start Over

Area-efficient architecture for Fast Fourier transform

Authors :
Francisco Argüello
J.A. Hidalgo
Juan Antonio Sánchez López
Emilio L. Zapata
Source :
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing. 46:187-193
Publication Year :
1999
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 1999.

Abstract

We present an area-efficient parallel architecture that implements the constant-geometry, in-place Fast Fourier transform. It consists of a specific purpose processor array interconnected by means of a perfect unshuffle network. For a radix r transform of N=r/sup n/ data of size D and a column of P=r/sup p/ processors, each processor has only one local memory of N/rP words of size rD, with only one read port and one write port that, nevertheless, make it possible to read the r inputs of a butterfly and write r intermediate results in each memory cycle. The address generating circuit that permits the in-place implementation is simple and the same for all the local memories. The data how has been designed to efficiently exploit the pipelining of the processing section with no cycle loss. This architecture reduces the area by almost 50% of other designs with a similar performance.

Details

ISSN :
10577130
Volume :
46
Database :
OpenAIRE
Journal :
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing
Accession number :
edsair.doi...........244f91fb86a2adfd010e41bffdd08de8
Full Text :
https://doi.org/10.1109/82.752951