Back to Search
Start Over
A 1-V 46-ns 16-Mb SOI-DRAM with body control technique
- Source :
- IEEE Journal of Solid-State Circuits. 32:1712-1720
- Publication Year :
- 1997
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 1997.
-
Abstract
- Low-voltage and low-power DRAMs of appropriate capacity are required for portable systems such as portable PCs and Personal Digital Assistants (PDAs). Though a 1.2 V 49 ns bulk-DRAM has been reported, still lower voltage operation is difficult for bulk-DRAMs, due to the back bias effect and large junction capacitance. SOI devices have several advantages over bulk devices, such as small subthreshold swing (S-factor), elimination of the back bias effect, and small junction capacitance. To utilize these advantages, many SOI-DRAM studies and proposals have been made. The basic operation of the SOI-DRAM at 2.3 V has been examined using an experimental 64 kb SOI-DRAM, and a 3 V 50 ns 16 Mb SOI-DRAM has been also reported. Here the authors present a 1 V 46 ns 16 Mb SOI-DRAM which uses a 0.5 /spl mu/m CMOS/SIMOX process. To accelerate low-voltage speed, a body-pulsed sense amplifier (BPS) and body-driven equalizer (BDEQ) are used. The conventional body-control technique uses partially-depleted (PD) transistors. In contrast, fully-depleted (FD) transistors are used to reduce leakage current in the off-state.
- Subjects :
- Hardware_MEMORYSTRUCTURES
Materials science
business.industry
Sense amplifier
Transistor
Electrical engineering
Silicon on insulator
Hardware_PERFORMANCEANDRELIABILITY
Diffusion capacitance
Capacitance
law.invention
CMOS
law
Hardware_INTEGRATEDCIRCUITS
Electrical and Electronic Engineering
business
Low voltage
Dram
Hardware_LOGICDESIGN
Subjects
Details
- ISSN :
- 00189200
- Volume :
- 32
- Database :
- OpenAIRE
- Journal :
- IEEE Journal of Solid-State Circuits
- Accession number :
- edsair.doi...........22b6871d33e609b941ffa7b2488167e4