Back to Search Start Over

The cache memory system for CalmRISC32

Authors :
Kil-Whan Lee
Kwangyup Lee
Yong-Chun Kim
Seh-Woong Jung
Tack-Don Han
Shin-Dug Kim
Gi-Ho Park
Jung-Hoon Lee
Jang-Soo Lee
Source :
Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434).
Publication Year :
2002
Publisher :
IEEE, 2002.

Abstract

The cache memory system for CalmRISC32 embedded processor is described in this paper. A dual data cache system structure called a cooperative cache that takes advantage of design flexibilities of a dual cache structure is used as the cache memory system for CalmRISC32 to improve performance and reduce power consumption. The cooperative cache system is applied to both data cache and instruction cache. This paper describes the structure and operational model of the cache memory system for CalmRISC32. The implementation of the cache memory system for CalmRISC32 is also presented.

Details

Database :
OpenAIRE
Journal :
Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)
Accession number :
edsair.doi...........217d1c069e8f516ca1fb7987f258314a
Full Text :
https://doi.org/10.1109/apasic.2000.896973