Back to Search Start Over

5nm-gate nanowire FinFET

Authors :
Chien-Chao Huang
Jyu-Horng Shieh
Jam-Wem Lee
Hou-Yu Chen
Hung-Wei Chen
Chang-Yun Chang
Chi-Chun Chen
Chenming Hu
Tang-Xuan Chung
Shih-Chang Chen
Yee-Chia Yeo
Di-Hong Lee
Cheng-Chuan Huang
Fu-Liang Yang
C.H. Chen
Yiming Li
Pu Chen
Mong-Song Liang
Han-Jan Tao
Peng-Fu Hsu
C.C. Wu
Ying-Tsung Chen
Yi-Hsuan Liu
Bor-Wen Chan
Ying-Ho Chen
Sheng-Da Liu
Source :
Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004..
Publication Year :
2004
Publisher :
IEEE, 2004.

Abstract

A new nanowire FinFET structure is developed for CMOS device scaling into the sub-10 nm regime. Accumulation mode P-FET and inversion mode N-FET with 5 nm and 10 nm physical gate length, respectively, are fabricated. N-FET gate delay (CV/I) of 0.22 ps and P-FET gate delay of 0.48 ps with excellent subthreshold characteristics are achieved, both with very low off leakage cur-rent less than 10 nA/ /spl mu/m. Nanowire FinFET device operation is also explored using 3-D full quantum mechanical simulation.

Details

Database :
OpenAIRE
Journal :
Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004.
Accession number :
edsair.doi...........1fb47840b46cc559f0c572d8e1e9a16f