Back to Search
Start Over
Effects of Clock Jitter Noise in the Performance of Digital Filtering Techniques for CCD Readout
- Source :
- 2019 XVIII Workshop on Information Processing and Control (RPIC).
- Publication Year :
- 2019
- Publisher :
- IEEE, 2019.
-
Abstract
- This article provides insight into the effects of jitter induced noise in the pixel value when digital readout techniques are used for charge coupled devices (CCD). Available publications only focus in the CCD electronic noise component while this work analyzes the impact of jitter for readout schemes in which samples near and within the transition of the video signal between the pedestal level and charge level are used. This is the case when fast read outs are required or when optimal filtering techniques are used. The fast voltage swing of the video signal due to feed-through of the clocks in the aforementioned transition amplifies any timing error in the ADC sampling.
- Subjects :
- Pixel
Physics::Instrumentation and Detectors
Computer science
020208 electrical & electronic engineering
02 engineering and technology
Noise (electronics)
Signal
Pedestal
Sampling (signal processing)
Computer Science::Multimedia
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Focus (optics)
Digital filter
Jitter
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2019 XVIII Workshop on Information Processing and Control (RPIC)
- Accession number :
- edsair.doi...........16b6ed2fd97fac43ecdf629ee0a1de8c
- Full Text :
- https://doi.org/10.1109/rpic.2019.8882150