Back to Search Start Over

A Novel Integration Technology Of EEPROM Embedded CMOS Logic Vlsi Suitable For ASIC Applications

Authors :
H. Momose
K. Maeguchi
H. Ogura
M. Kamata
K. Sakihama
M. Takebuchi
Source :
Proceedings of the IEEE Custom Integrated Circuits Conference.
Publication Year :
2005
Publisher :
IEEE, 2005.

Abstract

A novel process technology has been developed to fabricate an EEPROM embedded CMOS VLSI. The new technique utilizing a single poly-Si EEPROM cell reduces process steps by 25% as compared with the conventional double poly-Si EEPROM cell. The EEPROM-embedded CMOS LOGIC LSI can be shrunk over future technology generations by introducing three kinds of gate oxide thickness. A widely operating voltage ranging from 1.5 V to 6.0 V and a standby current below 100 nA have been achieved.

Details

Database :
OpenAIRE
Journal :
Proceedings of the IEEE Custom Integrated Circuits Conference
Accession number :
edsair.doi...........1610e1dcccb4129f905c51707130ed69
Full Text :
https://doi.org/10.1109/cicc.1992.591212