Back to Search Start Over

Process technology scaling in an increasingly interconnect dominated world

Authors :
Jessica M. Torres
David J. Michalak
Arantxa Maestre Caro
Christopher J. Jezewski
James S. Clarke
Christopher B. George
Source :
2014 Symposium on VLSI Technology (VLSI-Technology): Digest of Technical Papers.
Publication Year :
2014
Publisher :
IEEE, 2014.

Abstract

The RC delay and power restrictions imposed by the interconnect system can contribute to poor circuit performance in an increasingly severe manner as dimensions shrink. Resistances are increasing faster than the scale factor of the technology and capacitance improvements are constrained by mechanical requirements of the assembled stack. Collectively, these cause a bottleneck in both local and global information transfer on a chip. Novel deposition methods and novel conductor materials are being explored as means to increase conductive cross sectional area. Molecular ordering is an opportunity to simultaneously deliver capacitance and mechanical strength. Despite these improvement paths, a more holistic approach to interconnect design is needed, where the application and micro architecture are more tolerant of RC scaling constraints.

Details

Database :
OpenAIRE
Journal :
2014 Symposium on VLSI Technology (VLSI-Technology): Digest of Technical Papers
Accession number :
edsair.doi...........16022c1ab759a1dcd315f00c025416f6
Full Text :
https://doi.org/10.1109/vlsit.2014.6894407