Back to Search Start Over

Worst-case static noise margin criteria for logic circuits and their mathematical equivalence

Authors :
E. Seevinck
J. de Groot
J. Lohstroh
Source :
IEEE Journal of Solid-State Circuits. 18:803-807
Publication Year :
1983
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 1983.

Abstract

Various criteria have been formulated in the past for analytically calculating the worst-case static noise margins of logic circuits. Some of these criteria are based on infinitely long chains of gates, others on flip-flop circuits. It is shown that the flip-flop approach is equivalent to an infinitely long chain with respect to the worst-case static noise margin. Furthermore, the formal equivalence of four criteria for this worst-case static noise margin is demonstrated. Additionally, a method for computer simulation is discussed.

Details

ISSN :
1558173X and 00189200
Volume :
18
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........1158773f6fa2fa014e7cfbe65088b090
Full Text :
https://doi.org/10.1109/jssc.1983.1052035