Back to Search Start Over

Layout Design of Row Decoder using Cadence

Authors :
Vinayashree B S
Santhosh Babu K C
Source :
International Journal for Research in Applied Science and Engineering Technology. 10:461-468
Publication Year :
2022
Publisher :
International Journal for Research in Applied Science and Engineering Technology (IJRASET), 2022.

Abstract

Logic circuits, data transport circuits, and analogue to digital conversions all frequently employ decoders. For the line decoders, a mixed logic design approach incorporating transmission gate logic, pass transistor logic, and complementary metaloxide semiconductor (CMOS) technology is employed to achieve the desired performance and operation. A unique topology is proposed for the 2 to 4 decoders, which calls for a topology with fourteen transistors to reduce operating power and transistor count and a topology with fifteen transistors to achieve high power and low delay performance. For a total of four new designs, standard and inverting decoders are created for each situation. All of the suggested decoders have a low transistor count in comparison to their traditional CMOS architectures. Last but not least, a number of suggested solutions demonstrate a notable improvement in operating power and propagation latency, exceeding CMOS in virtually all instances

Subjects

Subjects :
General Medicine

Details

ISSN :
23219653
Volume :
10
Database :
OpenAIRE
Journal :
International Journal for Research in Applied Science and Engineering Technology
Accession number :
edsair.doi...........09e4d118b41b436d0f09d5d8474c8d51