Back to Search Start Over

A 2.6 e-rms Low-Random-Noise, 116.2 mW Low-Power 2-Mp Global Shutter CMOS Image Sensor with Pixel-Level ADC and In-Pixel Memory

Authors :
Hyuk-soon Choi
Daehee Bae
Chang-Yong Um
Jae-Kyu Lee
Kyu-Pil Lee
Minkyung Kim
Doo-Won Kwon
C.S. Kim
Jung-Chak Ahn
J.I. Lee
Lee Gwi-Deok Ryan
Myunglae Chu
In-Gyu Baek
Hong-ki Kim
S.B. Kim
Heesung Shim
Seo Minwoong
Sung-jae Byun
Jonghyun Go
Hyoungsub Kim
Jiyoun Song
S.Y. Kim
Hyun Yong Jung
Jongyeon Lee
Chang-Rok Moon
Source :
VLSI Circuits
Publication Year :
2021
Publisher :
IEEE, 2021.

Abstract

This paper presents a low-random noise of 2.6 e-rms, a low-power of 116.2 mW at video rate, and a high-speed up to 960 fps 2-mega pixels global-shutter type CMOS image sensor (CIS) using an advanced DRAM technology. To achieve a high performance global-shutter CIS, we proposed a novel architecture for the digital pixel sensor which is a remarkable global-shutter operation CIS with a pixel-wise ADC and an in-pixel digital memory. Each pixel has two small-pitch Cu-to-Cu interconnectors for the wafer-level stacking, and the pitch of each unit pixel is less than 5 μm which is the world’s smallest pixel embedding both pixel-level ADC and 22-bit memories.

Details

Database :
OpenAIRE
Journal :
2021 Symposium on VLSI Circuits
Accession number :
edsair.doi...........09dc5bc77e4ab2169d533768ffb54cd0