Back to Search Start Over

3D chip stacking with C4 technology

Authors :
J. Zheng
B. C. Webb
Steven L. Wright
Katsuyuki Sakuma
Edmund J. Sprogis
B. Dang
Robert J. Polastre
John U. Knickerbocker
P.S. Andry
R. Horton
Chirag S. Patel
Mario J. Interrante
Cornelia K. Tsang
Arun Sharma
Source :
IBM Journal of Research and Development. 52:599-609
Publication Year :
2008
Publisher :
IBM, 2008.

Abstract

Three-dimensional (3D) integration technology promises to continue enhancing integrated-circuit system performance with high bandwidth, low latency, low power, and a small form factor for a variety of applications. In this work, conventional C4 (controlled-collapse chip connection) technology is studied for robust interconnection between stacked thin chips. Various solder hierarchies to enable 3D chip stacking and packaging are investigated. Examples are presented to compare stacking schemes with sequential and parallel reflow. Chips as thin as 90 µm are stacked using conventional chip-placement and reflow processes, and the associated process challenges are investigated and discussed. Warpage of the thin chips is measured on various substrates. Rework of the chip stack has also been demonstrated through a temporary chip attachment operation, and the scalability of reworkable C4 is investigated.

Details

ISSN :
00188646
Volume :
52
Database :
OpenAIRE
Journal :
IBM Journal of Research and Development
Accession number :
edsair.doi...........054dc6eca183ceaa31cf7572a797c201
Full Text :
https://doi.org/10.1147/jrd.2008.5388560