Back to Search Start Over

Thin oxynitride solution for digital and mixed-signal 65nm CMOS platform

Authors :
Nathalie Revil
N. Emonet
P. Llinares
R. Difrenza
M. Denais
Roland Pantel
M. Woo
Vincent Huard
Kathy Barla
J. C. Vildeuil
H. Brut
C. Parthasarthy
M. Bidaud
P. Stolk
Franck Arnaud
David Roy
F. Guyader
K. Rochereau
L. Vishnubotla
D. Barge
Nicolas Planes
Sylvie Bruyere
B. Tavel
Source :
IEEE International Electron Devices Meeting 2003.
Publication Year :
2004
Publisher :
IEEE, 2004.

Abstract

This work shows the benefits of using plasma nitrided gate oxide which supports the gate leakage requirements for 65 nm platform development. Electrical data shows gate leakage to be reduced by half a decade compared to conventional NO processing with Ioff at 3nA/um, Vdd=0.9 V for 65 nm general purpose requirements. Extensive device characterization of the plasma nitride process is presented where the reduction in gate leakage offers benefits in terms of a 4/spl times/ reduction in static power, a 6% reduction in dynamic power consumption, comparative analog performance and improved reliability.

Details

Database :
OpenAIRE
Journal :
IEEE International Electron Devices Meeting 2003
Accession number :
edsair.doi...........03aa453ac845d0b6280656c92b037bfe
Full Text :
https://doi.org/10.1109/iedm.2003.1269363