Back to Search Start Over

Sub-µW Operation and Noise Reduction of Monolithic 3-Axis Accelerometers Using a SiGe-MEMS-on-CMOS Technique

Authors :
Yoshihiko Kurui
Tomohiro Saito
Ippei Akita
Hideyuki Tomizawa
Akihiro Kojima
Masaya Miyahara
Kazusuke Maenaka
Hideki Shibata
Akira Fujimoto
Source :
2020 IEEE 33rd International Conference on Micro Electro Mechanical Systems (MEMS).
Publication Year :
2020
Publisher :
IEEE, 2020.

Abstract

This paper reports the first demonstration of Ultra-Low-Power (ULP) operation below 1 µW and noise reduction realized by a monolithic 3-axis accelerometer using a SiGe-MEMS-on-CMOS technique. In this work, the ULP operation is attributed to incorporating high-sensitivity SiGe-MEMS and low-power CMOS circuit with a monolithic configuration. The power consumption is confirmed to be 273 nW in an active mode and 160 nW in a standby mode. Furthermore, this work first evaluates the quantitative benefit of the monolithic configuration in view of noise reduction, and the result is a 30% lower noise density compared to a two-chip configuration using wire bonding, stemming from a 53% reduction of the parasitic capacitance. This work's approach enabling ULP operation and the noise reduction will contribute to the long battery life of sensors desired for IoT applications.

Details

Database :
OpenAIRE
Journal :
2020 IEEE 33rd International Conference on Micro Electro Mechanical Systems (MEMS)
Accession number :
edsair.doi...........01e5c58fc037fb765e3c41630ff6a696
Full Text :
https://doi.org/10.1109/mems46641.2020.9056408