Back to Search
Start Over
Going the distance for TLB prefetching
- Source :
- ISCA
- Publication Year :
- 2002
- Publisher :
- Association for Computing Machinery (ACM), 2002.
-
Abstract
- The importance of the Translation Lookaside Buffer (TLB) on system performance is well known. There have been numerous prior efforts addressing TLB design issues for cutting down access times and lowering miss rates. However, it was only recently that the first exploration [26] on prefetching TLB entries ahead of their need was undertaken and a mechanism called Recency Prefetching was proposed. There is a large body of literature on prefetching for caches, and it is not clear how they can be adapted (or if the issues are different) for TLBs, how well suited they are for TLB prefetching, and how they compare with the recency prefetching mechanism.This paper presents the first detailed comparison of different prefetching mechanisms (previously proposed for caches) - arbitrary stride prefetching, and markov prefetching - for TLB entries, and evaluates their pros and cons. In addition, this paper proposes a novel prefetching mechanism, called Distance Prefetching, that attempts to capture patterns in the reference behavior in a smaller space than earlier proposals. Using detailed simulations of a wide variety of applications (56 in all) from different benchmark suites and all the SPEC CPU2000 applications, this paper demonstrates the benefits of distance prefetching.
Details
- ISSN :
- 01635964
- Volume :
- 30
- Database :
- OpenAIRE
- Journal :
- ACM SIGARCH Computer Architecture News
- Accession number :
- edsair.doi...........01b3740321f24db1d4878168ace0d94f
- Full Text :
- https://doi.org/10.1145/545214.545237