Back to Search Start Over

A 500-MHz multi-banked compilable DRAM macro with direct write and programmable pipelining

Authors :
Darren L. Anand
S. Sliva
Jeffrey H. Dreibelbis
Dale E. Pontius
Michael R. Nelms
Erik A. Nelson
S. Burns
Kevin W. Gorman
Adrian J. Paparelli
John E. Barth
G. Pomichter
John A. Fifield
Source :
IEEE Journal of Solid-State Circuits. 40:213-222
Publication Year :
2005
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2005.

Abstract

This work describes a 500-MHz compiled eDRAM macro offered in a 90-nm logic-based process. The macro architecture is optimized for high bandwidth while enabling compilation in bank and data-word dimensions. A direct write scheme simultaneously improves random bank cycle time and row access time without signal loss. The benefits of ground sensing, reference cells, and bitline twisting was reviewed. A variable stage pipeline extends the macro bandwidth while offering flexibility in clock frequencies. The redundancy system is modified to support direct write and piping. Finally, BIST was enhanced to utilize electrically blown fuses, enabling one-touch test and repair. Hardware results was presented.

Details

ISSN :
00189200
Volume :
40
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........01a70e212ab54fca80057305bcaab0c8
Full Text :
https://doi.org/10.1109/jssc.2004.838001