Back to Search
Start Over
A low stress bond pad design for low temperature solder interconnections on through silicon vias (TSVs)
- Source :
- 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).
- Publication Year :
- 2010
- Publisher :
- IEEE, 2010.
-
Abstract
- Low temperature bonds are thin intermetallic bonds that are formed between devices when plated layers of different metals on each side of the component come into contact under relatively low temperature and high pressure. These joints comprised completely of intermetallic compounds, will fail in a sudden unexpected manner, compared to normal solder joints which fail in a ductile manner where cracks grow more slowly. This problem of weak interconnects is further exacerbated when these thin interconnections are formed on pads located above through-silicon vias (TSVs). When a change in temperature occurs, the mismatch in coefficient of thermal expansion (CTE) causes the copper inside the TSV to expand or contract much more than the surrounding silicon. This could result in unexpectedly high tensile stresses in the joints. This additional tensile stress on post-formation cooling to room temperature increases the likelihood of joint failure. This paper presents a novel pad design to overcome the situation of high stress in the joints. The proposed design does not involve any additional fabrication or material cost. Simulation results show that with the proposed pad design, the maximum tensile stress in the interconnect decreases by 50%. Reliability assessment has also done in order to compare the proposed pad design with the conventional design. It is found that the samples with the proposed design have a better drop impact reliability performance and higher shear strength than the samples with the usual pad design.
Details
- Database :
- OpenAIRE
- Journal :
- 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC)
- Accession number :
- edsair.doi...........016242e02110ac97bc25e721335138da