Back to Search
Start Over
FPGA architecture for multi-style asynchronous logic [full-adder example]
- Source :
- Design, Automation and Test in Europe, 2005. Proceedings, Design, Automation and Test in Europe, 2005. Proceedings, 2005, Los Alamitos, CA, United States. pp.32-33 Vol. 1, ⟨10.1109/DATE.2005.15⟩
- Publication Year :
- 2005
- Publisher :
- HAL CCSD, 2005.
-
Abstract
- ISSN: 1-530-159-1; This paper presents a novel FPGA architecture for implementing various styles of asynchronous logic. The main objective is to break the dependency between the FPGA architecture, dedicated to asynchronous logic, and the logic style. The innovative aspects of the architecture are described. Moreover, the structure is well suited to be rebuilt and adapted to fit with further asynchronous logic evolutions, thanks to the architecture genericity. A full-adder was implemented in different styles of logic to show the architecture flexibility.
Details
- Language :
- English
- Database :
- OpenAIRE
- Journal :
- Design, Automation and Test in Europe, 2005. Proceedings, Design, Automation and Test in Europe, 2005. Proceedings, 2005, Los Alamitos, CA, United States. pp.32-33 Vol. 1, ⟨10.1109/DATE.2005.15⟩
- Accession number :
- edsair.dedup.wf.001..2bdaa8dce05b36a7d3a6259b47ecf189
- Full Text :
- https://doi.org/10.1109/DATE.2005.15⟩