Back to Search Start Over

TCAD simulation study of dual ferroelectric gate field-effect transistors with a recessed channel geometry for non-volatile memory applications

Authors :
Chen, Simin
Ahn, Dae-Hwan
An, Seong Ui
Noh, Tae Hyeon
Kim, Younghyun
Source :
Journal of the Korean Physical Society; July 2024, Vol. 85 Issue: 1 p47-55, 9p
Publication Year :
2024

Abstract

In this study, we propose a ferroelectric FET (FeFET) structure termed dual ferroelectric recessed channel FeFET (DF-RFeFET), employing metal–ferroelectric (FE)–metal–FE–metal–SiO2interlayer (IL)–silicon (MFMFMIS) structures. The DF-RFeFET is aimed at enhancing the memory window (MW) for high-performance memory applications. TCAD simulations with calibrated FE parameters and device models reveal that the DF-RFeFET can achieve a larger MW thanks to the enhanced geometric advantage to offer a strong and localized electric field at the inner ferroelectrics near the gate metal’s corner. Moreover, design guidelines for the DF-RFeFET are suggested, including adjusting the inner and outer ferroelectric layers' thickness ratio and the recessed channel depth. The effects of introducing a relatively low-koxide intermediate layer between dual ferroelectric layers and high-k gate stacks of IL on the MW have also been investigated. Through structural optimization, the DF-RFeFET demonstrated a record MW value of 5.5 V among the previously reported Si FeFETs.

Details

Language :
English
ISSN :
03744884 and 19768524
Volume :
85
Issue :
1
Database :
Supplemental Index
Journal :
Journal of the Korean Physical Society
Publication Type :
Periodical
Accession number :
ejs66399403
Full Text :
https://doi.org/10.1007/s40042-024-01079-7