Back to Search
Start Over
On-Line Testing for VLSI—A Compendium of Approaches
- Source :
- Journal of Electronic Testing; February 1998, Vol. 12 Issue: 1-2 p7-20, 14p
- Publication Year :
- 1998
-
Abstract
- This paper presents an overview of a comprehensive collection of on-line testing techniques for VLSI. Such techniques are for instance: self-checking design, allowing high quality concurrent checking by means of hardware cost drastically lower than duplication; signature monitoring, allowing low cost concurrent error detection for FSMs; on-line monitoring of reliability relevant parameters such as current, temperature, abnormal delay, signal activity during steady state, radiation dose, clock waveforms, etc.; exploitation of standard BIST, or implementation of BIST techniques specific to on-line testing (Transparent BIST, Built-In Concurrent Self-Test,...); exploitation of scan paths to transfer internal states for performing various tasks for on-line testing or fault tolerance; fail-safe techniques for VLSI, avoiding complex fail-safe interfaces using discrete components; radiation hardened designs, avoiding expensive fabrication process such as SOI, etc.
Details
- Language :
- English
- ISSN :
- 09238174 and 15730727
- Volume :
- 12
- Issue :
- 1-2
- Database :
- Supplemental Index
- Journal :
- Journal of Electronic Testing
- Publication Type :
- Periodical
- Accession number :
- ejs37451955
- Full Text :
- https://doi.org/10.1023/A:1008244815697