Back to Search Start Over

Performance Study of a Compiler/Hardware Approach to Embedded Systems Security.

Authors :
Kantor, Paul
Muresan, Gheorghe
Roberts, Fred
Zeng, Daniel D.
Wang, Fei-Yue
Chen, Hsinchun
Merkle, Ralph C.
Mohan, Kripashankar
Narahari, Bhagirath
Simha, Rahul
Ott, Paul
Choudhary, Alok
Zambreno, Joseph
Source :
Intelligence & Security Informatics; 2005, p543-548, 6p
Publication Year :
2005

Abstract

Trusted software execution, prevention of code and data tampering, authentication, and providing a secure environment for software are some of the most important security challenges in the design of embedded systems. This short paper evaluates the performance of a hardware/software co-design methodology for embedded software protection. Secure software is created using a secure compiler that inserts hidden codes into the executable code which are then validated dynamically during execution by a reconfigurable hardware component constructed from Field Programmable Gate Array (FPGA) technology. While the overall approach has been described in other papers, this paper focuses on security-performance tradeoffs and the effect of using compiler optimizations in such an approach. Our results show that the approach provides software protection with modest performance penalty and hardware overhead. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISBNs :
9783540259992
Database :
Supplemental Index
Journal :
Intelligence & Security Informatics
Publication Type :
Book
Accession number :
32913960
Full Text :
https://doi.org/10.1007/11427995_56