Back to Search Start Over

A LOW-POWER DIGITAL CALIBRATION OF SAMPLING TIME MISMATCHES IN TIME-INTERLEAVED A/D CONVERTERS.

Authors :
NIABOLI-GUILANI, MOHAMMAD
BAZRAFSHAN-JORSHARI, AMIR
MESHKIN, REZA
Source :
Journal of Circuits, Systems & Computers; Sep2014, Vol. 23 Issue 8, p-1, 14p
Publication Year :
2014

Abstract

This paper presents, a novel digital foreground calibration technique in order to reduce the effects of timing-skew in time-interleaved analog-to-digital converters (ADCs). The proposed technique implementation is simple and helps to achieve very low power consumption. This technique is based on the using of a simple reference comparator which is synchronized by one of sub-channels in each cycle of calibration. Also the detection and correction are implemented by a simple LMS loop that guarantee the convergence of algorithm. Finally, simulation results show that the new approach method can effectively correct timing errors for a specified input signal, and achieves a low power consumption, low computational complexity and high convergence speed and also verify theoretical equations for it. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02181266
Volume :
23
Issue :
8
Database :
Complementary Index
Journal :
Journal of Circuits, Systems & Computers
Publication Type :
Academic Journal
Accession number :
96575020
Full Text :
https://doi.org/10.1142/S0218126614501151