Back to Search Start Over

A Synthesis Algorithm for Reconfigurable Single-Electron Transistor Arrays.

Authors :
YUNG-CHIH CHEN
EACHEMPATI, SOUMYA
CHUN-YAO WANG
DATTA, SUMAN
YUAN XIE
NARAYANAN, VIJAYKRISHNAN
Source :
ACM Journal on Emerging Technologies in Computing Systems; Feb2013, Vol. 9 Issue 1, p5:1-5:20, 20p
Publication Year :
2013

Abstract

Reducing power consumption has become one of the primary challenges in chip design, and therefore significant efforts are being devoted to find holistic solutions on power reduction from the device level up to the system level. Among a plethora of low power devices that are being explored, single-electron transistors (SETs) at room temperature are particularly attractive. Although prior work has proposed a binary decision diagram-based reconfigurable logic architecture using SETs, it lacks an automatic synthesis algorithm for the architecture. Consequently, in this work, we develop a product-term-based approach that synthesizes a logic circuit by mapping all its product terms into the SET architecture. The experimental results show the effectiveness and efficiency of the proposed approach on a set of MCNC benchmarks. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15504832
Volume :
9
Issue :
1
Database :
Complementary Index
Journal :
ACM Journal on Emerging Technologies in Computing Systems
Publication Type :
Academic Journal
Accession number :
96053231
Full Text :
https://doi.org/10.1145/2422094.2422099