Back to Search Start Over

A junctionless tunnel field effect transistor with low subthreshold slope.

Authors :
Ghosh, Bahniman
Bal, Punyasloka
Mondal, Partha
Source :
Journal of Computational Electronics; Sep2013, Vol. 12 Issue 3, p428-436, 9p
Publication Year :
2013

Abstract

we demonstrate the design of a triple gate n-channel junctionless transistor that we call a junctionless tunnel field effect transistor (JLTFET). The JLTFET is a heavily doped junctionless transistor which uses the concept of tunneling, by narrowing the barrier between source and channel of the device, to turn the device ON and OFF. Simulation shows significant improvement compared to simple junctionless field effect transistor both in I/ I ratio and subthreshold slope. Here, junctionless tunnel field effect transistors with high- k dielectric and low- k spacers are demonstrated through simulation and shows an ON-current of 0.25 mA/μm for the gate voltage of 2 V and an OFF current of 3 pA/μm (neglecting gate leakage). In addition, our device shows optimized performance with high I/ I (∼10). Moreover, a subthreshold slope of 47 mV/decade is obtained for a 50 nm gate length of simulated JLTFET at room temperature which indicates that JLTFET is a promising candidate for switching performance. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15698025
Volume :
12
Issue :
3
Database :
Complementary Index
Journal :
Journal of Computational Electronics
Publication Type :
Academic Journal
Accession number :
89894104
Full Text :
https://doi.org/10.1007/s10825-013-0450-2