Back to Search Start Over

New Approach to VLSI Buffer Modeling, Considering Overshooting Effect.

Authors :
Mehri, Milad
Kouhani, Mohammad Hossein Mazaheri
Masoumi, Nasser
Sarvari, Reza
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Aug2013, Vol. 21 Issue 8, p1568-1572, 5p
Publication Year :
2013

Abstract

In this brief, we use the alpha power law model for MOS devices to reach a more accurate modeling of CMOS buffers in very deep submicrometer technologies. We derive alpha model parameters of a CMOS buffer for 90-, 65-, and 45-nm technologies using HSPICE simulations. By analytical efforts we find the output resistance of a minimum-size buffer and compare it with those extracted from HSPICE simulations. We propose a new model for the output resistance of a given-size buffer in any technology, which demonstrates 3% error on average as opposed to the conventional model. Also a new buffer resistance is proposed analytically and numerically to calculate the crosstalk for interconnect analysis applications. In addition, we propose a model for the transfer function zero generated by the gate-drain capacitances of MOS transistors, which cause the overshooting effect, and develop an accurate expression for modeling this phenomenon. As the final point, together with the input-to-output capacitance, the equivalent output resistors present a simple and accurate macromodel for the CMOS buffer. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
10638210
Volume :
21
Issue :
8
Database :
Complementary Index
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Publication Type :
Academic Journal
Accession number :
89410268
Full Text :
https://doi.org/10.1109/TVLSI.2012.2211629