Back to Search Start Over

An efficient SQRT architecture of Carry Select adder design by Common Boolean logic.

Authors :
Manju, S.
Sornagopal, V.
Source :
2013 International Conference on Emerging Trends in VLSI, Embedded System, Nano Electronics & Telecommunication System (ICEVENT); 2013, p1-5, 5p
Publication Year :
2013

Abstract

Carry Select adder (CSLA) is known to be the fastest adder among the Conventional adder structures. This work uses an efficient Carry select adder by sharing the Common Boolean logic (CLB) term. After a logic simplification, we only need one OR gate and one inverter gate for carry and summation operation. Through the multiplexer, we can select the correct output according to the logic states of the carry in signal. Based on this modification Square root CSLA (SQRT CSLA) architecture have been developed and compared with the regular and Modified SQRT CSLA architecture. The Modified CSLA architecture has been developed using Binary to Excess −1 converter (BEC). This paper proposes an efficient method which replaces a BEC using common Boolean logic. The result analysis shows that the proposed architecture achieves the three folded advantages in terms of area, delay and power. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781467353007
Database :
Complementary Index
Journal :
2013 International Conference on Emerging Trends in VLSI, Embedded System, Nano Electronics & Telecommunication System (ICEVENT)
Publication Type :
Conference
Accession number :
88250717
Full Text :
https://doi.org/10.1109/ICEVENT.2013.6496590