Back to Search
Start Over
An Efficient Reconfigurable Architecture Design and Implementation of Image Contrast Enhancement Algorithm.
- Source :
- 2012 IEEE 14th International Conference on High Performance Computing & Communication & 2012 IEEE 9th International Conference on Embedded Software & Systems; 1/ 1/2012, p1741-1747, 7p
- Publication Year :
- 2012
-
Abstract
- Contrast enhancement is crucial to generating high quality images in the applications of image processing such as digital image or video photography, LCD processing, and medical image analysis. In order to achieve real-time performance for high-definition video applications, it is necessary to design efficient contrast enhancement hardware architecture to meet the needs of real-time processing. In this paper, we propose a parameter-controlled reconfigurable architecture to decrease hardware cost and improve hardware utilization for the proposed contrast enhancement algorithm. The experiment results show that the proposed method can provide the average frame rate 48.23 fps at high definition resolution 1920 x 1080 which means the proposed hardware architecture can run in real-time. [ABSTRACT FROM PUBLISHER]
Details
- Language :
- English
- ISBNs :
- 9781467321648
- Database :
- Complementary Index
- Journal :
- 2012 IEEE 14th International Conference on High Performance Computing & Communication & 2012 IEEE 9th International Conference on Embedded Software & Systems
- Publication Type :
- Conference
- Accession number :
- 86826020
- Full Text :
- https://doi.org/10.1109/HPCC.2012.262