Back to Search Start Over

Cyclic-MPCG: Process-resilient and super-resolution multi-phase clock generation by exploiting the cyclic property.

Authors :
Ruo-Ting Ding
Huang, Shi-Yu
Tzeng, Chao-Wen
Fang, Shan-Chien
Weng, Chia-Chien
Source :
Proceedings of Technical Program of 2012 VLSI Design, Automation & Test; 1/ 1/2012, p1-4, 4p
Publication Year :
2012

Abstract

Multi-phase clock generation (MPCG) is a problem that aims to generate a sequence of clock signals with the same frequency and uniformly shifted phases. In this paper we propose a MPCG design with two major innovations: (1) We use a process calibration scheme that makes the per-phase delay (defined as the timing difference between two consecutive clock signals) highly accurate. (2) We further exploit a so-called cyclic property to make the achievable per-phase delay much smaller than a buffer delay. The entire design can be made in all standard cells, thus lending itself to automation. Experimental results indicate this design is highly general and can be applied to a 16-phase clock signal (with the per-phase delay of only 100ps) for a practical radar SoC design. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781457720802
Database :
Complementary Index
Journal :
Proceedings of Technical Program of 2012 VLSI Design, Automation & Test
Publication Type :
Conference
Accession number :
86623350
Full Text :
https://doi.org/10.1109/VLSI-DAT.2012.6212633