Back to Search Start Over

BIST using genetic algorithm for error detection and correction.

Authors :
Fahmitha Banu, M.
Poornima, N.
Source :
IEEE-International Conference On Advances In Engineering, Science & Management (ICAESM -2012); 1/ 1/2012, p588-592, 5p
Publication Year :
2012

Abstract

This paper presents a low peak power consumption BIST based on genetic algorithm (GA) is applied for viterbi decoder error detection and correction, denoted by GAITPGEDC. This method aims at reducing the changes between successive test pattern. Here m-1 test vectors are inserted between two successive n-bit generated by linear feedback shift registers (LFSR), where m and elements of group were optimized by GA. Thus the switching activities of test vectors are greatly reduced in test mode without compromising fault coverage. The proposed structure has the advantages of low test. Experiments conducted on ISCAS'89 benchmark circuits demonstrate that proposed scheme gives better fault coverage and with viterbi decoder error detection and correction was performed with a large reduction in power dissipation during testing. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781467302135
Database :
Complementary Index
Journal :
IEEE-International Conference On Advances In Engineering, Science & Management (ICAESM -2012)
Publication Type :
Conference
Accession number :
86617000