Back to Search Start Over

A Quality of Service Network on Chip based on a new priority arbitration mechanism.

Authors :
Wissem, Chouchene
Attia, Brahim
Noureddine, Abid
Zitouni, Abdelkrim
Tourki, Rached
Source :
ICM 2011 Proceeding; 1/ 1/2011, p1-6, 6p
Publication Year :
2011

Abstract

Multiprocessor system-on-chip (MP-SoC) platforms are emerging as an important trend for SoC design. Network on Chips (NoC) become the preferred on-chip communication platform for current and future SoC architectures. In this paper, we present the design of a new on chip network with Quality-of Service (QoS) support. The proposed routers use new dynamic arbitration architecture with a priority-based scheduler to differentiate between multiple packets with various QoS requirements. A wormhole input queued 2-D mesh router was created to verify the capability of our router. Various parameterized designs were synthesized to provide a comparative study with other implementations in FPGA technology, with different flit size. Finally, a performance study in terms of average latency and throughput of 4×4 mesh 2-D network was conducted to prove the benefit of using the QoS packets and finding the saturation point. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISBNs :
9781457722073
Database :
Complementary Index
Journal :
ICM 2011 Proceeding
Publication Type :
Conference
Accession number :
86612812
Full Text :
https://doi.org/10.1109/ICM.2011.6177349