Back to Search
Start Over
A 60 GHz CMOS PLL synthesizer using a wideband injection-locked frequency divider with fast calibration technique.
- Source :
- Asia-Pacific Microwave Conference 2011; 1/ 1/2011, p1530-1533, 4p
- Publication Year :
- 2011
-
Abstract
- A 60 GHz phase-locked loop (PLL) using an inductor-less divide-by-3 injection locked frequency divider is presented. The PLL employs a simple and fast calibration algorithm which adjusts the locking range of the injection locked divider by measuring its free running frequency. The PLL is fabricated in 90 nm CMOS. The measured result shows the calibration algorithm converges within 15 µsec with only 6 iterations at all 4-channels defined by IEEE802.11ad draft standard using unlicensed 60 GHz bands, verifying the validity of the proposed approach. [ABSTRACT FROM PUBLISHER]
Details
- Language :
- English
- ISBNs :
- 9781457720345
- Database :
- Complementary Index
- Journal :
- Asia-Pacific Microwave Conference 2011
- Publication Type :
- Conference
- Accession number :
- 86601652