Back to Search
Start Over
Design and process development of a stacked SRAM memory chip module with TSV interconnection.
- Source :
- 2012 IEEE 62nd Electronic Components & Technology Conference; 1/ 1/2012, p1925-1929, 5p
- Publication Year :
- 2012
-
Abstract
- In this paper, a stacked SRAM chip module is presented and simulation results are demonstrated. A novel 3D integration process is presented and challenging issues are addressed. With this novel process, there's no need to do grinding/polishing of copper overburden after filling of TSV by copper electroplating. Copper microbumps will be formed directly on the active side in the filling of TSV by copper electroplating while the ones on the backside will be formed with backside releasing process. A test run is carried out with this novel process and a 4-layer stacked chip module is successfully fabricated. [ABSTRACT FROM PUBLISHER]
Details
- Language :
- English
- ISBNs :
- 9781467319669
- Database :
- Complementary Index
- Journal :
- 2012 IEEE 62nd Electronic Components & Technology Conference
- Publication Type :
- Conference
- Accession number :
- 86544210
- Full Text :
- https://doi.org/10.1109/ECTC.2012.6249101