Back to Search
Start Over
Fast error detection through efficient use of hardwired resources in FPGAs.
- Source :
- 2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS); 1/ 1/2012, p1-6, 6p
- Publication Year :
- 2012
-
Abstract
- Providing high reliability for FPGAs is a demanding task, as such devices may be subject to faults in the configuration bitstream, altering the specified function. Traditional modular redundancy remains the most used technique, due to its high fault coverage and low performance overhead. When high availability and strict real-time deadlines must be considered, however, a short mean time to repair also becomes crucial. The use of fine-grained modules can accelerate error detection, fault diagnosis and bitstream correction, but with increased area costs. In this work, we propose the use of hardwired resources found in state-of-the-art FPGAs to provide fast and area efficient fine-grained error detection. Experimental results show an average speed up in error detection of 7.68 times with only 3.2% more area overhead, when compared to coarse-grained modular redundancy. [ABSTRACT FROM PUBLISHER]
Details
- Language :
- English
- ISBNs :
- 9781467306966
- Database :
- Complementary Index
- Journal :
- 2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS)
- Publication Type :
- Conference
- Accession number :
- 86497022
- Full Text :
- https://doi.org/10.1109/ETS.2012.6233005