Back to Search Start Over

A NAND structured cell with a new programming technology for highly reliable 5 V-only flash EEPROM.

Authors :
Kirisawa, R.
Aritome, S.
Nakayama, R.
Endoh, T.
Shirota, R.
Masuoka, F.
Source :
Digest of Technical Papers. 1990 Symposium on VLSI Technology; 1/ 1/1990, p129-130, 2p
Publication Year :
1990

Abstract

A programming technology is proposed to improve the endurance and read retention characteristics of NAND-structured EEPROM cells programmed by Fowler-Nordheim tunneling of electrons. Erasing and writing are accomplished uniformly over the whole channel area instead of nonuniform erasing at the drain. To achieve programming over the whole channel area, a new device structure is also proposed. The high-voltage pulses can be easily generated on a chip from a single 5-V power supply because the direct current due to the avalanche breakdown does not flow. The gate length of the memory transistor is 1.0 μm. Using 1.0 μm rules, the cell size per bit is 11.7 μm2 [ABSTRACT FROM PUBLISHER]

Details

Language :
English
Database :
Complementary Index
Journal :
Digest of Technical Papers. 1990 Symposium on VLSI Technology
Publication Type :
Conference
Accession number :
86400196
Full Text :
https://doi.org/10.1109/VLSIT.1990.111042