Back to Search Start Over

Statistical Timing Analysis for Latch-Controlled Circuits With Reduced Iterations and Graph Transformations.

Authors :
Li, Bing
Chen, Ning
Schlichtmann, Ulf
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems; Nov2012, Vol. 31 Issue 11, p1670-1683, 14p
Publication Year :
2012

Abstract

Level-sensitive latches are widely used in high-performance designs. For such circuits, efficient statistical timing analysis algorithms are needed to take increasing process variations into account. The existing methods for solving this problem are still computationally expensive and can only provide the yield at a given clock period. In this paper, we propose a method combining reduced iterations and graph transformations. The reduced iterations extract setup time constraints and identify a subgraph for the following graph transformations handling the constraints from nonpositive loops. The combined algorithms are very efficient, more than ten times faster than other existing methods, and result in a parametric minimum clock period, which, together with the hold-time constraints, can be used to compute the yield at any given clock period very easily. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
31
Issue :
11
Database :
Complementary Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
82709708
Full Text :
https://doi.org/10.1109/TCAD.2012.2202393