Back to Search Start Over

High-κ/Metal-Gate Fully Depleted SOI CMOS With Single-Silicide Schottky Source/Drain With Sub-30-nm Gate Length.

Authors :
Khater, Marwan H.
Zhen Zhang
Jin Cai
Lavoie, Christian
D'Emic, Christopher
Qingyun Yang
Bin Yang
Guillorn, Michael
Klaus, David
Ott, John A.
Yu Zhu
Ying Zhang
Changhwan Choi
Frank, Martin M.
Kam-Leung Lee
Narayanan, Vijay
Dae-Gyu Park
Qiqing Ouyang
Haensch, Wilfried
Source :
IEEE Electron Device Letters; Apr2010, Vol. 31 Issue 4, p275-277, 3p
Publication Year :
2010

Abstract

Schottky source/drain (S/D) MOSFETs hold the promise for low series resistance and extremely abrupt junctions, providing a path for device scaling in conjunction with a low Schottky barrier height (SBH). A S/D junction SBH approaching zero is also needed to achieve a competitive current drive. In this letter, we demonstrate a CMOS process flow that accomplishes reduction of the S/D SBH for nFET and pFET simultaneously using implants into a common NiPt silicide, followed by a low-temperature anneal (500 °C-600 °C). These devices have high-κ/metal gate and fully depleted extremely thin SOI with sub-30-nm gate length. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
07413106
Volume :
31
Issue :
4
Database :
Complementary Index
Journal :
IEEE Electron Device Letters
Publication Type :
Academic Journal
Accession number :
51117090
Full Text :
https://doi.org/10.1109/LED.2010.2040133