Back to Search Start Over

Signal Integrity: Fault Modeling and Testing in High-Speed SoCs.

Authors :
Nourani, Mehrdad
Attarha, Amir
Source :
Journal of Electronic Testing; Aug2002, Vol. 18 Issue 4/5, p539-554, 16p
Publication Year :
2002

Abstract

As we approach 100 nm technology the interconnect issues are becoming one of the main concerns in the testing of gigahertz system-on-chips. Voltage distortion (noise) and delay violations (skew) contribute to the signal integrity loss and ultimately functional error, performance degradation and reliability problems. In this paper, we first define a model for integrity faults on the high-speed interconnects. Then, we present a BIST-based test methodology that includes two special cells to detect and measure noise and skew occurring on the interconnects of the gigahertz system-on-chips. Using an inexpensive test architecture the integrity information accumulated by these special cells can be scanned out for final test and reliability analysis. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
09238174
Volume :
18
Issue :
4/5
Database :
Complementary Index
Journal :
Journal of Electronic Testing
Publication Type :
Academic Journal
Accession number :
50040871
Full Text :
https://doi.org/10.1023/A:1016514129296