Back to Search
Start Over
Single-Event Upsets and Multiple-Bit Upsets on a 45 nm SOI SRAM.
- Source :
- IEEE Transactions on Nuclear Science; Dec2009 Part 1 of 2, Vol. 56 Issue 6, p3499-3504, 6p
- Publication Year :
- 2009
-
Abstract
- Experimental results are presented on single-bit-upsets (SBU) and multiple-bit-upsets (MBU) on a 45 nm SOI SRAM. The accelerated testing results show the SBU-per-bit cross section is relatively constant with technology scaling but the MBU cross section is increasing. The MBU data show the importance of acquiring and analyzing the data with respect to the location of the multiple-bit upsets since the relative location of the cells is important in determining which MBU upsets can be corrected with error correcting code (ECC) circuits. For the SOI SRAMs, a large MBU orientation effect is observed with most of the MBU events occurring along the same SRAM bit-line; allowing ECC circuits to correct most of these MBU events. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00189499
- Volume :
- 56
- Issue :
- 6
- Database :
- Complementary Index
- Journal :
- IEEE Transactions on Nuclear Science
- Publication Type :
- Academic Journal
- Accession number :
- 47438863
- Full Text :
- https://doi.org/10.1109/TNS.2009.2033796